### Project Introduction

#### In this Semester...

- Very simple in-order RISC processor
- Flow
  - Register file
  - ALU & Status registers
  - Program counter & Instruction register
  - Instruction decoder
  - Integration
  - Done!



#### HDL Simulator in this Class's Lab

- Simulation tool for validating hardware design
- Support various HDLs: Verilog, VHDL, SystemVerilog, etc.
- Can be used as 3<sup>rd</sup>-party simulator along with other synthesizing tools (e.g., Vivado, Quartus)
- Able to do both pre- and post-synthesis simulations



## Please refer to backup slides regarding installation!

#### Task Summary

- You need to implement TODOs commented in skeleton code
  - The corresponding part in slide is noted as "TODO:..." as well
  - There required code files are listed in "<u>Assignment</u>" page in each lab
  - The reference waveforms are illustrated right after "Assignment" page
- You need to include all requirements that are listed in "Assignment" page in your report!
  - The report must be PDF, otherwise, 0 point will be conferred
  - Please submit <u>single report file</u>! Not separately
- The score of whole project is 400
  - Detailed score criteria are also listed in "Assignment" as well

#### Regulations

- Delay
  - 10% cut-down of score for each delayed day
  - Final score = obtained score \* (100% N\*10%)
    - N: # of delayed days, where 10 is the maximum
- Submit two items
  - Zipped file of your ModelSim project folder (format must be: student#\_name\_code.zip)
  - Report formatted in pdf file (format must be: student#\_name\_report.pdf)
- Please note that...
  - This is training, please implement by yourself
  - We can answer ambiguous points
  - But, we do not service to debug your codes and analyze your codes
  - We DO NOT accept ANY request changing criteria
  - Since it is lab assignment/project, no solution will be shared

# Backup slides for Installations

#### Backup Slides: Combinational Logic





#### Backup Slides: Sequential Logic



#### Set up Your Environment (1)

- We are going to use "Starter Edition" of ModelSim
- Link:
  - https://www.intel.com/content/www/us/en/sof tware-kit/750368/modelsim-intel-fpgasstandard-edition-software-version-18-1.html
- Download the software depending on your operating systems (OS)



ModelSim-Intel® FPGA Standard Edition, Version 18.1 includes functional and security updates. Users should keep their software up-to-date and follow the technical recommendations to help improve security. Additional security updates are planned and will be provided as they become available. Users should promptly install the latest version upon release.

ModelSim-Intel® FPGA Standard Edition, Version 18.1 is subject to removal from the web when support for all devices in this release are available in a newer version, or all devices supported by this version are obsolete. If you would like to receive customer notifications by e-mail, please subscribe to our subscribe to our customer notification mailing list.



#### Set up Your Environment (2)

- Please proceed with "Next"
- Make sure to click on "Starter Edition"!
- After this step, installation will be done!



#### Set up Your Environment (3)

- Tab "windows" key on keyboard
- Type down "Modelsim"
- Launch ModelSim



#### Set up Your Environment (4)

Create new project as below





#### Set up Your Environment (5)

- You will see a project creation setting window
- Project name should be in English
- Just feel free to set the project location named in English
- Click "OK"



#### Set up Your Environment (6)

- Sometimes, you want to open up existing project
- Click "File Open"
- Drag down "Files of type"
- Select "Project Files (\*.mpf)"
- Click the .mpf to open the project



#### Set up Your Environment (7

- Now, we need to create source file
- Right click at "Project" board
- Select "Add to Project New File"
- Type down file name as you want
- But make sure to have "Verilog" format

Make two files: "test" and "tb\_test"







#### Set up Your Environment (8)

 Code "test" and "tb\_test" as follows, respectively

```
input inl, in2;
output outl;
and(outl, inl, in2);
endmodule
```

```
module tb andgate;
         reg inl, in2;
         wire outl:
         andgate dut (
           .inl(inl),
           .in2(in2),
           .outl(outl));
         initial begin
           inl = 0;
           in2 = 0;
           #100:
         end
         always #(100) begin
           inl = ~inl;
18
         end
19
         always # (50) begin
           in2 = ~in2;
         end
24
       endmodule
```

#### Set up Your Environment (9)

- Let's do fast simulation!
- Select "work" tab
- Select testbench, "tb\_andgate"





#### Set up Your Environment (10)

- You'll see three popped out windows
- In "Instance" window, you will see modules that you created for simulation
  - Clicking it, you can see corresponding signals in "Objects" window
- In "Objects" window, select the signals you interested
  - Right click, and select "Add Wave"



#### Set up Your Environment (11)

You can see signals are added to "Wave" tab



#### Set up Your Environment (12)

- You can type down simulation time, here "100 ps" is set
- Several run options are available



#### Set up Your Environment (13)

That's it! Now you're ready to do HDL simulation!

